Journal of Physical Sciences, Vol. 23, 2018, 131-145 ISSN: 2350-0352 (print), <u>www.vidyasagar.ac.in/publication/journal</u> Published on 24 December 2018

# Realization of Third-Order Voltage-Mode/Current-Mode Quadrature Oscillator Circuit Employing VDCCs and All Grounded Capacitors

Suvajit Roy<sup>1</sup>, Tapas Kumar Paul<sup>2</sup> and Radha Raman Pal<sup>3</sup>

Department of Physics and Technophysics Vidyasagar University, Midnapore – 721102, India. E-mail: <sup>1</sup>suva\_physics@yahoo.com, <sup>2</sup>paultapas.phy1@gmail.com, Corresponding Author. rrpal@mail.vidyasagar.ac.in

Received 9 September 2018; accepted 15 December 2018

#### ABSTRACT

A new configuration of voltage-mode/current-mode (VM/CM) third-order quadrature oscillator is proposed in this article. The proposed third-order oscillator employs two voltage differencing current conveyors (VDCCs), three grounded capacitors and three resistors of which two are grounded. The use of grounded capacitors makes the circuit suitable for IC implementation. This particular circuit provides two voltage-mode and two current-mode sinusoid signals with 90° phase difference. The frequency of oscillation (FO) and condition of oscillation (CO) are independently controllable through single grounded passive element. The FO and CO can also be tuned electronically. The workability of the oscillator circuit is tested through PSPICE simulation using 0.18  $\mu$ m TSMC CMOS process parameters. The total harmonic distortion is found to be nearly 1%. The static power dissipation is 1.35 mW for  $\pm$  0.9 V power supply. Non-ideal as well as parasitic analysis of the designed circuit has been carried out to strengthen the design idea. Monte-Carlo analysis result has also been included.

*Keywords:* Third-Order Quadrature Oscillator, Current-Mode (CM), Voltage-Mode (VM), Voltage Differencing Current Conveyor (VDCC).

#### 1. Introduction

Quadrature oscillator is an important block as it provides two sinusoids with  $90^{\circ}$  phase difference and widely used in signal processing, telecommunication, control systems, measurement systems and instrumentation [1, 4, 6]. It is well known that the higher-order network provides high quality factor, high accuracy and better frequency response with minimum distortions. So, third-order quadrature oscillator (TOQO) which has third-order polynomial regression is a better choice than the second order quadrature oscillator (SOQO).

Recently, a number of TOQO based on various active building blocks (ABBs) has been reported [5, 7, 9–11, 16–21, 24]. These oscillator circuits, however, have some limitations and problems. Maheshwari in [19] reported a third-order quadrature oscillator circuit. But the circuit uses three current controlled current conveyor (CCCII) blocks. Using two second generation current conveyors (CCIIs), three capacitors and three resistors, Horng in [10] proposed a VM/CM third-order oscillator but a comparatively

## S.Roy, T.K.Paul and R.R.Pal

large supply voltage is required to drive this circuit. Two quadrature sinusoidal oscillators employing CMOS operational transconductance amplifier (OTA) was proposed by Pipat Prommee and Kobchai Dekhan in [24]. But their circuits require three and four OTAs for first and second circuit respectively and also provide only voltage outputs. Montree Kumngern and Ittipol Kansiri in [17] proposed a third-order quadrature oscillator using operational transresistance amplifier (OTRA). But they use three OTRAs and all floating capacitors and resistors. Nagar et al. also proposed two third-order quadrature oscillator circuits employing two OTRAs in [20], but both the circuits utilize three floating resistors and three floating capacitors. The circuits also provide only voltage-mode outputs. Based on third-order technique Duangmalai et al. reported a quadrature oscillator in [7], but the circuit is designed using two different blocks-current controlled current conveyor transconductance amplifier (CCCCTA) and operational transconductance amplifier (OTA). The circuit also provides only current-mode outputs. Again, Montree Kumngern and Somyot Junnapiya reported a third-order quadrature oscillator in [16], but the circuit is also designed by using mixed blocks-current-controlled current differencing transconductance amplifier (CCCDTA) and operational transconductance amplifier (OTA). In addition, this circuit does not provide voltage output. A third-order oscillator structure with current/voltage output was proposed by Bhartendu Chaturvedi and Sudhanshu Maheshwari using differential voltage current conveyor (DVCC) [5], but the circuit requires three active building blocks (ABBs). In [11], Horng et al. proposed a VM/CM third-order oscillator circuit using current differencing transconductance amplifiers (CDTAs) and three grounded capacitors. But three CDTAs are needed for this circuit. Again, Jiun-Wei Horng reported a third-order quadrature oscillator based on CDTA [9]. But the circuit employs three CDTAs and provides only current outputs. Kritphon Phanruttanachai and Winai Jaikla reported a third-order quadrature oscillator in [21], but the circuit uses two different active blocks, namely-voltage differencing transconductance amplifier (VDTA) and differential difference current conveyor (DDCC). Also, this circuit suffers the limitation of operating only on current-mode. The third-order quadrature oscillator reported in [18] also uses mixed building blocks-one DDCC and two OTAs. The circuit has also the limitation of operating only on voltagemode. A qualitative comparison between the proposed and previously reported oscillator circuits is shown in Table 1.

Lately, the voltage differencing current conveyor (VDCC) has appeared as an attractive analog building block reported by Biolek in 2008 [3]. It offers electronically tunable transconductance gain along with the capability of transferring both the current and voltage to the relevant terminals. Several analog circuits, such as, inductive simulator [15, 22, 28], filter [12–14], second order oscillator [8, 23, 27, 29] etc., using VDCC as active element are reported in literature, but there is no TOQO based on VDCC. This encourages the authors to report a new TOQO employing VDCC as an active element.

The aim of this paper is to offer a third-order quadrature sinusoidal oscillator circuit based on VDCCs and all grounded capacitors, which provides following advantageous features, such as:

- Suitable for monolithic implementation; as all the capacitors used in the circuit are grounded.
- Both the voltage-mode and the current-mode quadrature outputs are available in the circuit.

- The frequency of oscillation (FO) and condition of oscillation (CO) can be tuned independently by the use of single grounded passive element. In spite of that, we can also tune electronically the FO and CO under proper condition.
- All the active and passive sensitivities of the circuit are found to be low.

| Ref.         | No. of<br>Active<br>element             | No. of R+C<br>Grounded (G)<br>/Floating(F) | VM/CM<br>output | Technology     | Supply<br>voltage<br>(V) | Uncoupled<br>FO and CO | THD<br>(%)   |
|--------------|-----------------------------------------|--------------------------------------------|-----------------|----------------|--------------------------|------------------------|--------------|
| [5]          | 3 DVCC                                  | 3(2G,1F) +3(G)                             | both            | 0.5 µm         | ± 2.5 V                  | yes                    | ≤2           |
| [7]          | 1 CCCCTA,<br>1 OTA                      | 0+3(G)                                     | current         | NA             | $\pm 2 V$                | yes                    | 1.09         |
| [9]          | 3 CDTA                                  | 0+3(G)                                     | current         | 0.18 µm        | ± 1.25                   | yes                    | 2.57         |
| [10]         | 2 CCII                                  | 3(2G, 1F)+3(G)                             | both            | 0.18 µm        | ± 1.25 V                 | yes                    | 2.95         |
| [11]         | 3 CDTA                                  | 0+3(G)                                     | both            | 0.18 µm        | ± 1.25                   | yes                    | 10.39        |
| [16]         | 1 CCCDTA<br>1 OTA                       | 0+3(G)                                     | both            | 0.25 µm        | $\pm 1.5 \text{ V}$      | yes                    | 1.8          |
| [17]         | 3 OTRA                                  | 5(F)+3(F)                                  | voltage         | 0.25 µm        | ± 2.5 V                  | yes                    | 4.82         |
| [18]         | 1 DDCC<br>1 OTA                         | 1(G)+3(G)                                  | voltage         | 0.25 µm        | ± 1.25                   | yes                    | 1.75         |
| [19]         | 3 CCCII                                 | 0+3(G)                                     | both            | 0.5 µm         | ± 2.5 V                  | yes                    | 1.927        |
| [20]         | Fig.2d.<br>2 OTRA<br>Fig. 3d.<br>2 OTRA | 3(F)+3(F)                                  | voltage         | 0.5 µm         | ± 1.5 V                  | yes                    | 1.17<br>1.32 |
| [21]         | 1 DDCC<br>1VDTA                         | 1(G)<br>+3(G)                              | current         | 0.25 µm        | ± 1.25                   | yes                    | 2.95         |
| [24]         | Fig.7.b.<br>3 OTA<br>Fig.11.<br>4 OTA   | 0+3(G)<br>1(G)+3(G)                        | voltage         | ES-2-<br>MODEL | ± 3 V                    | yes                    | not<br>given |
| This<br>work | 2 VDCC                                  | 3(2G,1F)+3(G)                              | both            | 0.18 µm        | ± 0.9                    | yes                    | ≤1           |

Table 1: Comparison between the proposed oscillator and previously informed works

The rest portion of the paper is divided as follows: The proposed circuit has been described in Section 2. Performance of the circuit under non-ideal condition has been given in Section 3. This section also gives the sensitivity analysis of the circuit. In Section 4, the effects of the parasitics of the VDCC on the proposed circuit have been discussed. Sections 5 present the PSPICE simulation results. The conclusion of the paper has been presented in Section 6.

# S.Roy, T.K.Paul and R.R.Pal

## 2. Circuit description

# 2.1. Voltage differencing current conveyor (VDCC)

VDCC is a versatile active building block which is basically a combination of OTA and CCII. It inherits all the properties of current-mode active element, such as, higher speed, low power consumption, higher slew rate, better linearity etc. [25, 26]. Fig. 1a represents the block diagram of the VDCC, where p and n are input ports and z, x,  $w_p$  and  $w_n$  are output ports. The ports z,  $w_p$  and  $w_n$  offer high impedances whereas x is the low impedance port. The equivalent circuit of this particular active block has been demonstrated in Fig. 1b.



**Figure 1:** The VDCC (a) block diagram (b) equivalent circuit The ideal characteristic equation of VDCC is given by equation (1):

$$I_p = 0, I_n = 0, I_z = g_m (V_p - V_n), V_x = V_z \text{ and } I_{wp} = -I_{wn} = I_x$$
 (1)

where  $g_m$  is the transconductance gain of VDCC. For CMOS VDCC,  $g_m$  is electronically tunable by DC bias current and defined by

$$g_m = \sqrt{I_B \mu_n C_{ox} \left(\frac{W}{L}\right)} \tag{2}$$

where  $I_B$  is the bias current,  $\mu_n$  is the mobility of the carrier for the NMOS transistors,  $C_{ox}$  is the gate-oxide capacitance per unit area, and  $\frac{W}{L}$  is the aspect ratio of MOSFET [23]. The CMOS structure of VDCC has been demonstrated in Fig. 2 [29].



Figure 2: Internal structure of CMOS VDCC [29]

#### 2.2. Proposed quadrature oscillator circuit

Fig. 3 represents the schematic diagram of the proposed third-order quadrature oscillator circuit. As shown in Fig. 3 it employs two VDCCs, three grounded capacitors, and three resistors of which two are grounded.

The characteristic equation of the proposed oscillator circuit can be expressed as:

$$s^{3}R_{1}R_{3}C_{1}C_{2}C_{3} + s^{2}g_{m1}R_{2}R_{3}C_{2}C_{3} + sg_{m1}R_{3}C_{3} + g_{m1}g_{m2}R_{1} = 0$$
(3)

From equation (3), frequency of oscillation (FO) and condition of oscillation (CO) can be expressed as:

FO: 
$$f_0 = \frac{1}{2\Pi} \sqrt{\frac{g_{m1}}{R_1 C_1 C_2}}$$
 (4)

CO: 
$$g_{m2} \le \frac{g_{m1}R_2R_3C_3}{R_1^2C_1}$$
 (5)

S.Roy, T.K.Paul and R.R.Pal



Figure 3: Proposed VM/CM quadrature oscillator circuit

From the circuit of Fig. 3, the voltage ratio of  $V_2 \& V_1$  and the current ratio of  $I_2 \& I_1$  are found to be as follows:

$$\frac{V_2(s)}{V_1(s)} = -\frac{g_{m2}}{sC_3} \tag{6}$$

$$\frac{l_{2(s)}}{l_{1}(s)} = -\frac{1}{sC_{3}R_{3}} \tag{7}$$

Under sinusoidal steady state, equations (6) and (7) become

$$\frac{V_2(j\omega)}{V_1(j\omega)} = \frac{g_{m2}}{\omega C_3} e^{j90^o}$$
(8)

$$\frac{I_2(j\omega)}{I_1(j\omega)} = \frac{1}{\omega C_3 R_3} e^{j90^o}$$
(9)

From equations (8) and (9) it is clear that the phase difference between  $V_2$  and  $V_1$  and  $I_2 \& I_1$  is 90°. This indicates that the circuit can works as a VM/CM quadrature oscillator. From equations (4) and (5) it is also clear that the FO and CO of the reported circuit can be tuned independently without affecting each other (FO by using  $C_2$  and CO by using  $C_3$  or  $R_2$  or  $R_3$ ). In addition to this, it is also clear from equations (4) and (5) that we can also tune this circuit electronically if we first tune the value of FO by using  $g_{m1}$  and then adjust the CO by using  $g_{m2}$ .

## 3. Non-ideal and sensitivity analysis

Considering the non-ideality errors of the VDCC, equation (1) can be rewritten as:

$$I_{p} = 0, I_{n} = 0, I_{z} = \alpha_{i}g_{mi}(V_{p} - V_{n}), V_{x} = \beta_{i}V_{z}, I_{wp} = \gamma_{pi}I_{x}$$
  
and  $I_{wn} = -\gamma_{ni}I_{x}$  (10)

where  $\alpha_i, \gamma_{pi}, \gamma_{ni}$  represent the current tracking errors and  $\beta_i$  represents the voltage tracking error of the *i*-th VDCC.

Reanalysing the circuit of Fig. 3 on the basis of equation (10), the characteristic equation becomes:

$$s^{3}C_{1}C_{2}C_{3}R_{1}R_{3} + s^{2}\alpha_{1}\beta_{1}\gamma_{n1}C_{2}C_{3}R_{2}R_{3}g_{m1} + s\alpha_{1}\beta_{1}\gamma_{n1}g_{m1}R_{3}C_{3} + \alpha_{1}\alpha_{2}\beta_{2}\gamma_{p2}g_{m1}g_{m2}R_{1} = 0 \quad (11)$$

From equation (11), the FO and CO of the proposed circuit can be found as:

FO: 
$$f_0 = \frac{1}{2\Pi} \sqrt{\frac{\alpha_1 \beta_1 \gamma_{n1} g_{m1}}{R_1 c_1 c_2}}$$
 (12)

CO: 
$$g_{m2} \le \frac{\alpha_1 \beta_1^2 \gamma_{n1}^2 R_2 R_3 C_3 g_{m1}}{\alpha_2 \beta_2 \gamma_{p2} R_1^2 C_1}$$
 (13)

It is evident from equations (12) and (13) that the FO and CO of the devised oscillator are slightly deviated under non-ideal condition. However, the FO and CO are still separately controllable (FO by  $C_2$  and CO by  $C_3$  or  $R_2$  or  $R_3$  or  $\alpha_2$  or  $\beta_2$  or  $\gamma_{p2}$ ).

Under non-ideal conditions, the sensitivities with respect to various active and passive elements are expressed in equation (14):

$$s_{\alpha_1,\beta_1,\gamma_{n1},g_{m1}}^{f_0} = -s_{R_1,C_1,C_2}^{f_0} = \frac{1}{2} \text{ and } s_{\alpha_2,\beta_2,\gamma_{p1},\gamma_{p2},\gamma_{n2},R_2,R_3,C_3,g_{m2}}^{f_0} = 0$$
(14)

So, equation (14), confirms that under non-ideal conditions all the sensitivities of the devised oscillator circuit are not more than  $\frac{1}{2}$  in magnitude. Thus, the sensitivity of the proposed third-order quadrature oscillator is under considerable limits.

From the above discussion it may concluded that the designed circuit can behave excellently even under non-ideal conditions.

#### 4. Effects of VDCC parasitics

Fig. 4 displays the parasitic model of VDCC [8]. Including the parasitics of VDCCs, the proposed circuit has been replicated in Fig. 5.



Figure 4: Parasitic model of VDCC [8]

In Fig. 5;  $R_a = R_1 + R_{x1}$ ,  $R_b = R_{n1} || R_{p2}$  and  $C_a = C_1 + C_{p2} + C_{n1}$ .

The characteristics equation of the circuit of Fig. 5 can be expressed as:

$$\alpha s^3 + \beta s^2 + \gamma s + \delta = 0 \tag{15}$$

where  $\alpha = R_a C_2 C_3 C_a$ ,  $\beta = \left\{ R_a C_3 \left( \frac{C_a}{R_c} + \frac{C_2}{R_b} \right) + C_2 \left( \frac{R_a C_a}{R_{z2}} + \frac{g_{m1} R_2 R_{z1} C_3}{R_c} \right) \right\},\$  $\gamma = \left\{ \frac{g_{m1} R_{z1}}{R_c} \left( C_3 + \frac{R_2}{R_{z2}} C_2 \right) + \frac{R_a}{R_c} \left( \frac{C_3}{R_b} + \frac{C_a}{R_{z2}} \right) + \frac{R_a C_2}{R_b R_{z2}} \right\},\$ 



**Figure 5:** The proposed oscillator circuit with the parasitic of VDCCs Thus the expression of FO and CO of the proposed circuit can be modified as:

FO: 
$$f_0 = \frac{1}{2\Pi} \sqrt{\frac{g_{m1}}{\left(1 + \frac{R_2}{R_{21}}\right)R_a C_a C_2} + \frac{g_{m1}R_2}{\left(1 + \frac{R_2}{R_{21}}\right)R_a R_{z2} C_a C_3} + \frac{1}{R_c R_{z2} C_2 C_3} + \frac{1}{R_b R_{z2} C_a C_3} + \frac{1}{R_b R_c C_a C_2}}$$
(16)

$$\operatorname{CO:} \frac{g_{m1}^2 R_2}{\left(1 + \frac{R_2}{R_{Z1}}\right)^2 R_a C_a} \left( C_3 + \frac{R_2 C_2}{R_{Z2}} \right) + \frac{g_{m1}}{\left(1 + \frac{R_2}{R_{Z1}}\right)} X + \frac{g_{m1}}{\left(1 + \frac{R_2}{R_{Z1}}\right)} Y + Z \ge \frac{g_{m1} g_{m2} R_a}{\left(1 + \frac{R_2}{R_{Z1}}\right) R_d}$$
(17)

where

$$Z = \frac{R_a}{R_c} \left[ \frac{1}{R_b} \left( \frac{C_3}{R_b C_a} + \frac{2}{R_{z2}} \right) + \frac{C_a}{R_{z2}^2 C_3} \right] + \frac{R_a}{R_c^2 C_2} \left( \frac{C_3}{R_b} + \frac{C_a}{R_{z2}} \right) + \frac{R_a C_2}{R_b R_{z2}} \left( \frac{1}{R_b C_a} + \frac{1}{R_{z2} C_3} \right),$$
$$R_c = R_2 + R_{z1}, \text{ and } R_d = R_3 + R_{x2}.$$

 $\mathbf{X} = \left(\frac{C_3}{R_P C_2} + \frac{2R_2 C_2}{R_{P2} R_P C_2} + \frac{R_2 C_2}{R_{P2}^2 C_2}\right), \ \mathbf{Y} = \frac{1}{R_2} \left(\frac{2R_2}{R_{P2}} + \frac{C_3}{C_2} + \frac{R_2 C_3}{R_P C_2}\right),$ 

It is evident from equations (16) and (17) that the FO and CO of the devised oscillator are affected by the parasitics of the VDCCs. However, this is not adverse as the value of the parasitic resistances  $R_{z1}$ ,  $R_{z2}$  and  $R_c$  are very high [14].

#### 5. Simulation results

The reported third-order quadrature oscillator has been simulated with Cadence OrCAD PSPICE simulator using the parameters of a 0.18  $\mu$ m CMOS technology of Taiwan Semiconductor Manufacturing Company, Ltd. [2] to test the theoretical analysis. The supply voltages are taken as  $V_{DD} = -V_{SS} = 0.9$  V and the biasing currents are taken as  $I_{B1} = 50 \ \mu$ A and  $I_{B2} = 100 \ \mu$ A ( $g_m = 277.8 \ \mu$ A/V). The aspect ratios of the MOS transistors used in Fig. 2 is presented in Table 2 [29].

The circuit was simulated using  $R_1 = R_2 = R_3 = 1 \text{ k}\Omega$ ,  $C_1 = C_3 = 68 \text{ pF}$ , and  $C_2 = 75 \text{ pF}$ . The value of theoretical frequency of this design was 1.17 MHz, whereas the value of simulated frequency was found as 1.12 MHz. The deviation is just 4.27%. The initial and steady state waveforms for the quadrature voltage outputs  $V_1$  and  $V_2$  are shown in Fig. 6a and Fig. 6b respectively. The same for the quadrature current outputs  $I_1$  and  $I_2$ 

are shown in Fig. 7a and Fig. 7b respectively. It is clear from the Fig. 6a and Fig. 7a that the circuit takes  $17.65 \,\mu$ s to start its steady operation.

| Transistor              | W/L (µm)   |
|-------------------------|------------|
| M1, M2, M3, M4          | 3.6/1.8    |
| M5, M6                  | 7.2/1.8    |
| M7, M8                  | 2.4/1.8    |
| M9, M10                 | 3.06/1.72  |
| M11, M12                | 9.0/1.72   |
| M13, M14, M15, M16      | 14.4/1.72  |
| M17                     | 13.85/1.72 |
| M18, M19, M20, M21, M22 | 0.72/0.72  |

Table 2: Aspect ratios of the MOS transistors of Fig. 2 [29]



Figure 6: (a) Initial and (b) steady state waveforms of the quadrature voltage outputs



Figure 7: (a) Initial and (b) steady state waveforms of the quadrature current outputs

The frequency spectrum of  $V_1$ ,  $V_2$  and  $I_1$ ,  $I_2$  are depicted in Fig. 8a and Fig. 8b respectively. Fig. 8 shows that the total harmonic distortions (THDs) for all current and voltage outputs are within 1%. The plot of  $V_1$  vs  $V_2$  and  $I_1$  vs  $I_2$  in X-Y plane is given in Fig. 9a and Fig. 9b respectively. Fig. 9 confirms about the quadrature relationship between the simulated outputs. The variation of the oscillation frequency ( $f_0$ ) with respect to the variation of the capacitor  $C_2$  is displayed in Fig. 10. Static power dissipation by the reported circuit is found to be 1.35 mW.



Realization of Third-Order ... Employing VDCCs and All Grounded Capacitors

**Figure 8:** Frequency spectrum of (a)  $V_1$ ,  $V_2$  and (b)  $I_1$ ,  $I_2$ 





**Figure 9:** Lissajous figure showing quadrature relationship between (a) voltage  $V_1$  and  $V_2$  and (b) current  $I_1$  and  $I_2$ 



Figure 10: Variation of f<sub>0</sub> with respect to C<sub>2</sub>

Monte-Carlo simulation for 100 samples with 5% tolerance in the value of  $R_2$ ,  $R_3$  and  $C_3$  has been performed to verify the robustness of the proposed oscillator circuit. The result has been given in Fig. 11. The result shows that the oscillation frequency varies from 1.10635 MHz to 1.12820 MHz with mean value 1.11744 MHz and standard deviation 5.18351 kHz. Thus the shift in frequency is less than 1% on both side of mean value.



Figure 11: Monte-Carlo simulation result

## 6. Conclusion

A new third-order quadrature oscillator circuit using two VDCC, three grounded capacitors, and three resistors (two are grounded) is presented in this manuscript. The oscillation condition and oscillation frequency of the proposed quadrature oscillator are independently controllable by single grounded passive component, as well as electronic tuning is also possible. The circuit is feasible for IC fabrication, as all the capacitors are grounded. Both current-mode and voltage-mode quadrature signals can be simultaneously obtained in the reported circuit. PSPICE simulation results have confirmed the workability of the circuit. THD is within 1%. Static power dissipation is about 1.35 mW. Monte-Carlo simulation result has been included.

*Acknowledgement.* The authors acknowledge FIST-Department of Science and Technology and SAP-University Grants Commission, India for their all kind of support to complete the research work.

We also thankful to the reviewers for their valuable comments for improvement of the paper.

#### REFERENCES

- 1. S.Avireni and C.S.Pittala, Grounded resistance/capacitance-controlled sinusoidal oscillators using operational transresistance amplifier, WSEAS Trasactions on Circuits and Systems, 13 (2014) 145–152.
- 2. M.E.Basak and F.Kacar, A new fully integrated high frequency full-wave rectifier realization, Informacije Midem, 45 (2015) 101–109.

## S.Roy, T.K.Paul and R.R.Pal

- 3. D.Biolek, R.Senani, V.Biolkova and Z.Kolka, Active elements for analog signal processing; classification, review, and new proposals, Radioengineering, 17 (2008) 15–32.
- 4. B.Chakraborty and R.R.Pal, Study of speed enhancement of a CMOS ring VCO, Journal of Physical Science, 11 (2007) 77-86.
- 5. B.Chaturvedi and S.Maheshwari, Third-order quadrature oscillator circuit with current and voltage outputs, ISRN Electronics, 2013 (2013) 1–8.
- 6. H.Chen, Electronically tunable quadrature oscillator using grounded components with current and voltage outputs, The Scientific World Journal, 2014 (2014) 1–8.
- D.Duangmalai and W.Jaikla, Realization of current-mode quadrature oscillator based on third-order technique, ACEEE Int. Journal on Electrical and Power Engineering, 02 (2011) 46–49.
- M.Gupta and T.S.Arora, Realization of current-mode universal filter and a dual-mode single resistance controlled quadrature oscillator employing VDCC and only grounded passive elements, Theoretical and Applied Electrical Engineering, 15 (2017) 833–845.
- 9. J.-W.Horng, Current-mode third-order quadrature oscillator using CDTAs, Active and Passive Electronic Components, 2009 (2009) 1–5.
- 10. J.-W.Horng, Current/voltage-mode third-order quadrature oscillator employing two multiple outputs CCIIs and grounded capacitors, Indian Journal of Pure & Applied Physics, 49 (2011) 494–498.
- 11. J.-W.Horng, H.Lee and J.-Y.Wu, Electronically tunable third-order quadrature oscillator using CDTAs, Radioengineering, 19 (2010) 326–330.
- 12. R.Jain, Single voltage differencing current conveyor based second-order filter realization, International Journal of Advanced Research in Electronics and Communication Engineering (IJARECE), 4 (2015) 1218–1224.
- 13. R.Jain and P.Kumar, VDCC based voltage-mode tow-thomas biquad filter, 1st IEEE International Conference on Power Electronics, Intelligent Control and Energy Systems (ICPEICES-2016), (2016) 1–4.
- F.Kacar, A.Yesil and K.Gurkan, Design and experiment of VDCC-based voltagemode universal filter, Indian Journal of Pure & Applied Physics, 53 (2015) 341– 349.
- 15. A.Kartci, U.E.Ayten, N.Herencsar, R.Sotner, J.Jerabek and K.Vrba, Application possibilities of VDCC in general floating element simulator circuit, European Conference on Circuit Theory and Design (ECCTD), (2015) 1–4.
- 16. M.Kumngern and S.Junnapiya, Current-mode third-order quadrature oscillator using minimum elements, International Conference on Electrical Engineering and Informatics, (2011) 1–4.
- 17. M.Kumngern and I.Kansiri, Single-element control third-order quadrature oscillator using OTRAs, Twelfth International Conference on ICT and Knowledge Engineering, (2014) 24–27.
- 18. A.Kwawsibsam, B.Sreewirote and W.Jaikla, Third-order voltage-mode quadratrue oscillator using DDCC and OTAs, International Conference on Circuits, System and Simulation, 7 (2011) 317–321.
- S.Maheshwari, Current-mode third-order quadrature oscillator, IET Circuits, Devices & Systems, 4 (2010) 188–195.

- 20. B.C.Nagar and S.K.Paul, Voltage-mode third-order quadrature oscillators using OTRAs, Analog Integrated Circuits and Signal Processing, 88 (2016) 517–530.
- K.Phanruttanachai and W.Jaikla, Third-order current-mode quadrature sinusoidal oscillator with high output impedances, International Journal of Electronics and Communication Engineering, 7 (2013) 300–303.
- 22. D.Prasad and J.Ahmad, New electronically-controllable lossless synthetic floating inductance circuit using single VDCC, Circuits and Systems, 5 (2014) 13–17.
- D.Prasad, D.R.Bhaskar and M.Srivastava, New single VDCC-based explicit currentmode SRCO employing all grounded passive components, Electronics, 18 (2014) 81– 88.
- P.Prommee and K.Dejhan, An integrable electronic-controlled quadrature sinusoidal oscillator using CMOS operational transconductance amplifier, International Journal of Electronics, 89 (2002) 365–379.
- S.Roy, T.K.Paul, S.Maiti and R.R.Pal, Two new analog multipliers/dividers employing single current differencing buffer amplifier, Int. J. Electron. Commun. (AEU) 88 (2018) 11–19.
- S.Roy, T.K.Paul and R.R.Pal, A new method of realization of four-quadrant analog multiplier using operational amplifier and MOSFETs, Journal of Physical Science, 22 (2017) 163-173.
- 27. D.Satipar, P.Intani and W.Jaikla, Electronically tunable quadrature sinusoidal oscillator with equal output amplitudes during frequency tuning process, Journal of Electrical and Computer Engineering, 2017 (2017) 1–10.
- 28. M.Srivastava, P.Bhanja and S.F.Mir, A new configuration for simulating passive elements in floating state employing VDCCs and grounded passive elements, IEEE 1st International Conference on Power Electronics, Intelligent Control and Energy Systems (ICPEICES) (2016) 1–4.
- 29. M.Srivastava and D.Prasad, VDCC based dual-mode quadrature sinusoidal oscillator with outputs at appropriate impedance levels, Theoretical and Applied Electrical Engineering, 14 (2016) 168–177.