Journal of Physical Sciences, Vol. 16, 2012, 177-184 ISSN: 0972-8791, www.vidyasagar.ac.in/journal Published on 31 December 2012

# Electrical and Chemical Characteristics of Ta<sub>2</sub>O<sub>5</sub> Gate Dielectrics on Ge-rich SiGe Heterolayers

### R. Das and S. Saha

## Department of Physics and Technophysics, Vidyasagar University, Midnapore, West Bengal, India

Received October 19, 2012; accepted December 18, 2012

# ABSTRACT

The charge trapping/detrapping behavior in ultra-thin tantalum pentoxide oxide  $(Ta_2O_5, equivalent oxide thickness ~1.76 nm)$  is presented under constant current stressing (CCS, 0.255 to 1.02 C. cm<sup>-2</sup>). The  $Ta_2O_5$  film have been deposited on Gerich SiGe (Ge~85%) heterolayers using tantalum pentaethoxide [ $Ta(OC_2H_5)_5$ ] as an organometallic source at low temperature (~150 °C) by plasma enhanced chemical vapor deposition (PECVD) technique. The surface chemical states of  $Ta_2O_5$  film has been analyzed by X-ray photo electron spectroscopy (XPS). Fixed oxide charge density ( $Q_{f}/q$ ) have been studied in constant current stressing.

*Keywords:* Constant Current Stressing, Ge-rich SiGe, High-k dielectrics (Ta<sub>2</sub>O<sub>5</sub>) and XPS.

### 1. Introduction

Complementary metal-oxide-semiconductor (CMOS) technology has received a lot of attention due to its advantages in VLSI circuit. As performance limits due to SiGe CMOS downscaling are approached, Ge-rich SiGe/SiGe heterostructure layers promise a new direction for innovation in SiGe technology [1]. Thin layers of insulating high-k materials are currently being considered as a replacement for SiO<sub>2</sub>. Ta<sub>2</sub>O<sub>5</sub> has been suggested as a possible alternative gate dielectric for 45 nm technology node [2, 3]. The present study we have adopted Ta<sub>2</sub>O<sub>5</sub> as a promising alternative high-k material. The band gap of Ta<sub>2</sub>O<sub>5</sub> is about 4.5 eV for amorphous films. The calculated conduction band offsets for Ta<sub>2</sub>O<sub>5</sub> on silicon are 1.5 eV. Ta<sub>2</sub>O<sub>5</sub> has a dielectric constant of 25 in thin film form, which is high enough to achieve lower effective oxide thickness (EOT) [4, 5]. However, many challenges have to be met while integrating high-k gate dielectric with Ge-rich SiGe for use as channel in future CMOS technologies. In fact, understanding on the integration of high-k dielectrics and metal gate electrodes with Ge-rich SiGe need further investigations.

In this paper, we report on the reliability properties of  $\mu$ -wave plasma deposited high-k gate dielectric (Ta<sub>2</sub>O<sub>5</sub>) films on Ge-rich SiGe heterolayers. The

composition and chemical states in  $Ta_2O_5$  thin film analyzed using XPS. Charge trapping characteristics of  $Ta_2O_5$  film was studied by applying constant current stresses. The fixed oxide charge density ( $Q_{f}/q$ ) with injected fluences ( $N_{inj}$ ) has been studied in detail.

#### 2. Experimental

The Ge-rich (Ge ~ 85%) SiGe layer (~ 0.15-0.2 µm thick) was deposited on the SiGe relaxed buffer layer which was gown on n-type Si (100) with resistivity 10-20  $\Omega$ -cm [6]. The samples were subjected to a standard cleaning schedule followed by dipping in a dilute 1% HF solution and were chemically etched in H<sub>2</sub>O<sub>2</sub>: H<sub>2</sub>SO<sub>4</sub> to remove the native oxide layers from the substrate just before loading into the chamber. Tantalum pentaethoxide [Ta(OC<sub>2</sub>H<sub>5</sub>)<sub>5</sub>] were used as the organometallic sources for the deposition of Ta<sub>2</sub>O<sub>5</sub> films on Ge-rich SiGe layer using PECVD in a microwave (700 W, 2.45 GHz) plasma cavity (0.37×0.37×0.26 m<sup>3</sup>) discharge system at 550 mTorr for 45s. The film thickness was estimated to be ~11.3 nm (EOT ~1.76 nm) by a single wavelength ellipsometer (Gaertner L-117). For the electrical measurements, MOS capacitors were fabricated on Ta<sub>2</sub>O<sub>5</sub> films by evaporating circular Al dots (area: 1.96×10<sup>-3</sup> cm<sup>2</sup>, thickness: 150-200 nm) through a shadow mask. Current-Voltage (I-V) and Capacitance-Voltage(C-V) measured by applying constant current stresses.

### 3. Chemical Characterization

XPS was used to analyze the composition and chemical states in Ta<sub>2</sub>O<sub>5</sub> film and its interface with Si<sub>0.15</sub>Ge<sub>0.85</sub>. The photoelectrons were separated by a concentric hemispherical analyzer with a pass energy of 50 eV and an instrumental resolution of 0.6 eV measured as the full width at half maximum (FWHM) of the Ag 3d<sub>5/2</sub> photoelectron peak. The binding energies E<sub>b</sub> have been corrected for sample charging effect with reference to the C 1s line at 284.5 eV for the surface of the oxide. Figure 1 (a and b) illustrates the Ta 4f and O 1s photoelectron spectra of the as-grown film. The solid line represents the as-recorded data. The Ta 4f signal (figure 1a) is fitted with two peaks located at 27.1 eV (FWHM 1.24 eV) and 29.07 eV (FWHM 1.29 eV) and energy separation of 1.97 eV and area ratio of 1.08, which are representative for Ta  $4f_{7/2}$  to Ta  $4f_{5/2}$  spin orbital splitting. The energy position of these peaks is close to the binding energy of Ta in stoichiometric Ta<sub>2</sub>O<sub>5</sub> [7].

The Ta 4f spectrum shows no peak at lower energy side of the main peak, i.e., there is no characteristic of metallic Ta. These results suggest that the film at the surface is very close to the stoichiometric  $Ta_2O_5$  with a negligible amount of non-oxidized Ta. The O1s spectra at the surface of the samples can actually be fitted with two Gaussian components (figure 1b). The position of the O1s main peak at 530.70 eV (FWHM = 2.07 eV) and small peak located at 532.72 eV (FWHM = 1.45 eV) is usually attributed to surface contamination [8]. The line at about 532 eV is really the expected position characteristic of SiO<sub>2</sub> but the line at 532.72 eV is suggested that

# $\begin{array}{c} \mbox{Electrical and Chemical characteristics of $Ta_2O_5$ gate dielectrics on Ge-rich SiGe} \\ \mbox{Heterolayers} \end{array}$

the sub-oxide of Si is presence [9]. The lower binding energy line referred as  $Ta_{1s}^{Ta-O}$  at 530.70 eV is from Ta-O bonding [10].



**Figure 1:** Ta 4f: (a) and O 1s (b) photoelectron spectra at the surface of as-grown  $Ta_2O_5$  films (solid lines). Both spectra are decomposed into two bonding states (dotted line).

### 4. Electrical Characterization

The traps in insulators are extremely important, since the presence of the oxide traps significantly affects the MOSFET device performance. Thus, the origin of oxide traps should be clearly understood in order to control the oxide traps. In the following, a comparison of charge trapping behavior of the samples, studied by continuously monitoring the change in gate voltage ( $\Delta Vg$ ) required to maintain a constant current (20 mA.cm<sup>-2</sup>) under gate injection, is shown in figure 2.

The positive shift of  $\Delta Vg$  indicated mainly electrons are trapped inside the tantalum pentoxide. In fact, the oxygen vacancy and oxygen interstitial are the two most likely intrinsic point defects in Ta<sub>2</sub>O<sub>5</sub> due to possible multiple valence of Ta. Moreover, the number and spatial distribution of defects in each charge state depend on the method of their creation, presence of the electron source, applied voltage and temperature. In order to model the experimentally observed  $\Delta Vg$  vs. t curve, electron fluences dependent voltage expressions developed by considering electron trapping kinetics have been used. The trapping kinetics is described by a first-order rate equation [11] as:

$$\frac{dN_t}{dt} = n\vartheta_t \sigma_t (N_{ot} - N_t) \tag{1}$$

where  $N_t$  is the filled trap density,  $N_{ot}$  is total trap density, n is conduction-band electron density,  $\sigma_t$  is trap capture cross section, and  $\upsilon_t$  is thermal velocity of



**Figure 2:** The stress time dependence of increasing gate voltage shift  $(\Delta V_g)$  observed during constant current stressing at 20 mA cm<sup>-2</sup> for 100s.

electron. The gate voltage shifts estimate minimizing the surface potential  $(\Delta \psi_s)$  affect on the capture cross-section measurement and effective trap density is:

$$\Delta V_g = A \sum_i \frac{q N_{ot,i}}{c_{ox}} \left[ 1 - e^{-(\sigma_t)_i N_{inj}} \right] + \beta t^{\delta}$$
<sup>(2)</sup>

where  $C_{ox}$  being accumulation capacitance, A is the area of the capacitor, q is the electronic charge,  $N_{inj}$  is the injected charge density and  $\langle \sigma_t \rangle$  is the average capture cross-section of oxide traps. The second term takes into account the power-law dependent stress-induced voltage shift (SIVS) contributing to gate voltage shift, where  $\beta$  is a constant and  $\delta$  is a power exponent whose best-fit value is in the range of 0.43 for Ta<sub>2</sub>O<sub>5</sub>. This simulated result suggests that the traps generated during the electrical stress from neutral centers in Ta<sub>2</sub>O<sub>5</sub> layer. The electron traps and the electron trap levels are located at very deep levels below the conduction band edge in case of unstressed film [11]. The constant current stressing generated new shallow trap centers closer to the conduction band and tunnel through the oxide. In trapping characteristics, there are two important parameters, capture cross-section  $\langle \sigma_t \rangle$  and trap density (N<sub>ot</sub>) are determined. Carrier injection usually induces not only capture of injected carriers by dielectric traps but also generates interface states. Now to distinguish traps from one another, assuming that the differences between  $\langle \sigma_t \rangle$ 's are large enough, the following approximate relation is obtained:

## Electrical and Chemical characteristics of Ta<sub>2</sub>O<sub>5</sub> gate dielectrics on Ge-rich SiGe Heterolayers

$$ln\left(\frac{\partial \Delta V_g}{\partial N_{inj}}\right) = \sum_i \left[ ln\left(\frac{q}{c_{ox}} \langle \sigma_t \rangle_i N_{ot,i}\right) - \langle \sigma_t \rangle_i N_{inj} \right]$$
(3)

Thus, as shown in figure 3, a plot of  $\ln \left( \frac{\partial \Delta V_g}{\partial N_{inj}} \right)$  vs.  $N_{inj}$  would provide a

straight line with the slope  $\langle \sigma_t \rangle$  and the intersection  $\ln \left( \frac{qN_{ot} \langle \sigma_t \rangle}{C_{ox}} \right)$  in the

respective region associated with each kind of trap. The extracted capture crosssection and trap density are  $8.28 \times 10^{-18} \text{ cm}^2$  and  $1.6 \times 10^{14} \text{ cm}^{-2}$ , respectively. It may be noticed that the values of  $\sigma$  is smaller compared to  $\sim 1.5 \times 10^{-16} \text{ cm}^2$  in SiO<sub>2</sub> which indicates that these traps are coulombic in nature [11].

The effect of constant current stressing (CCS) on leakage current characteristics of Ta<sub>2</sub>O<sub>5</sub> with different stress time of 100 s and 200 s is shown in figure 4. It is noticed that the stress induced leakage current (SILC) increases with injected fluences, which is attributed to the generation of localized defects as well as trap states near the injection interface. SILC is defined as the conduction mechanism related to the generation of electron traps within the oxide resulting from electrical stress [11]. The effect of CCS on capacitance-voltage characteristics has been investigated at 1MHz under different stress time, see figure 5. In particular, dispersion is observed at accumulation region. Normally, the measured capacitance in the accumulation region is dependent on oxide/substrate interface properties. The X-ray photoelectron spectroscopy analysis indicated the Si sub-oxide presence at oxide/substrate interface and also small oxygen peak (located at 532.72 eV) was attributed to surface contamination. The accumulation dispersion observed due to the presence of an unwanted lossy dielectric layer in oxide/substrate interface. The positive flat-band voltage, V<sub>fb</sub> shifts after CCS also show electron trapping in the high-k dielectrics. As explained earlier, the creation of electron traps in high-k gate dielectrics is due to oxygen vacancy.

The fixed oxide charge densities, which are assumed to be located at the insulator/substrate interface, were calculated from the expressions  $Q_f / = \frac{C_{ox}}{Aq} (\Phi_{ms} - \Phi_f - V_{fb})$ , where  $\Phi_{ms}$  is the metal-semiconductor work function,  $\Phi_f$  is the Fermi potential range and  $V_{fb}$  is the flat-band voltage of that C–V

runction,  $\Phi_f$  is the Fermi potential range and  $\nabla_{fb}$  is the flat-band voltage of that C–V curve. The fixed oxide charge density decreases from  $5.46 \times 10^{12}$  cm<sup>-2</sup> to  $5.41 \times 10^{12}$  cm<sup>-2</sup> after CCS. It may due to the partial compensation of the positive fixed oxide charge by incorporation of negative charge during constant current stressing.



**Figure 3:** The  $\ln \left( \frac{d\Delta V_g}{dN_{inj}} \right)$  vs. N<sub>inj</sub> plot to determine parameters of the trap density, N<sub>ot</sub> and capture cross-section,  $\sigma_t$ .



**Figure 4:** Current–Voltage sweep before and after constant current stressing, SILC is evident across the entire voltage range.

# Electrical and Chemical characteristics of Ta<sub>2</sub>O<sub>5</sub> gate dielectrics on Ge-rich SiGe Heterolayers



**Figure 5:** Normalized high frequency (1 MHz) C-V characteristics of Al/Ta<sub>2</sub>O<sub>5</sub>/Ge-rich SiGe MOS capacitors before and after stressing.

## 5. Conclusion

In summary, high-k  $Ta_2O_5$  films have been deposited on Ge-rich SiGe heterolayers using microwave plasma deposition technique below 200 °C. XPS study revealed that PECVD process favors the generation of thin oxide layer. The capacitance dispersion properties confirm the unwanted lossy layer presence  $Ta_2O_5$ /Ge-rich SiGe interface. The charge trapping/detrapping properties of MOS capacitors under stressing in constant current mode have been investigated in detail. However, further improvement in gate oxide ( $Ta_2O_5$ ) quality and reliability on Ge-rich SiGe layer is needed.

**Acknowledgement.** Author's wanted to acknowledge Professor C. K. Maity, Department of E & ECE, IIT Kharagpur for his valuable suggestion.

### REFERENCES

1. G. Höck, E. Kohn, C. Rosenblad, H. von Känel, H.-J. Herzog, and U. Kö nig, High hole mobility in Si <sub>0.17</sub> Ge<sub>0.83</sub> channel metal-oxide-semiconductor field-effect transistors grown by plasma-enhanced chemical vapor deposition, Appl. Phys. Lett., 76 (2000) 3920

### R. Das and S. Saha

- P. A. Murawala, M. Sawai, T. Tatsuta, O. Tsuji, S. Fujita, Jpn. J. Appl. Phys., 132 (1993) 368.
- I. Kim, S. D. Ahn, B. W. Cho, S. T. Ahn, J.Y. Lee, J.S. Chun, W. J. Lee, Jpn. J. Appl. Phys., 133 (1994) 6691.
- 4. C. Chaneliere, I. L. Autran, R. A. B. Devine, B. Baliand. Mater. Sci. Eng. R, 22 (1998) 269.
- 5. K. W. Kwon, C. S. Kang, S. Park, H. K. Kang, S. Ahn, IEEE Trans. Electron Dev., 43 (1996) 919.
- R. Das, M. K. Bera, S. Chakraborty, A. R. Saha, and C. K. Maiti, Interface Properties of Room-Temperature-Grown Oxides on Si<sub>0.15</sub> Ge<sub>0.85</sub> Layers, J. Elec. Soc., 153 (2006) G511-G14.
- 7. E. Atanassova, G. Tyuliev, A. Paskaleva, D. Spassov, K. Kostov, Appl. Surf. Sci., 225 (2004) 86.
- 8. L. Chen, R.W. Hoffman, J. Vac. Sci. Technol., A11 (1993) 2303.
- 9. T. L. Bar, Appl. Surf. Sci. 15 (1983) 01.
- 10. S. Ezhilvalan, T.Y. Tseng, J. Appl. Phys. 83 (1998) 4797.
- 11. E. H. Nicollian, J. R Brews, MOS (metal oxide semiconductor) physics and technology, Wiley Eastern Limited, 1982.